International Journal of Electronics Communications and Electrical EngineeringISSN : 2277-7040Volume 3 Issue 12 (December 2013)http://www.ijecee.com/https://sites.google.com/site/ijeceejournal/

# A New Approach for Current-Mode SRD Filters

Ebrahim Farshidi<sup>1</sup> and Saeed Manoochehri,

Electrical Department, Faculty of Engnerring, Shahid Chamran University of Ahvaz, Ahvaz, Iran Farshidi@scu.ac.ir , s.manoocheri@yahoo.com

**Abstract.** In this paper a new geometric-mean circuit for current-mode square-root domain filters (SRD) is presented. The geometric-mean circuit employs MOSFET transistors that are operating in both strong inverted saturation and triode regions and works in low supply voltage. Simulation results by HSPICE confirm the validity of the proposed design technique.

Keywords: Geometric mean, companding filter, current-mode.

#### 1 Introduction

Companding (compressing and expanding) filters as an attractive technique in analog circuit designs have drawn the attention of many researchers. The main advantage of these filters is their large dynamic range in low voltage, caused by voltage swing reduction at internal nodes [1]. In the first attempt companding systems employed the exponential I-V characteristic of bipolar transistors that led to the log-domain structures [2, 3]. Developments in CMOS circuits and also similarity in I-V characteristics, caused the bipolar transistors were substituted by CMOS transistors that are operating in weak inversion region [4]. However, the effects of limited speed and transistor mismatches restricted their applications. Afterwards, companding system employed MOS transistors in saturation region based on voltage translinear principle and class-AB linear tranconductors that led to square-root domain (SRD) structure [5-13]. The main drawback of these circuits is that for correct operation, all MOS transistors of the circuit should work in saturation region. If, in some cases, the transistors are forced to enter triode region, it will invalidate the MOS translinear or tranconductance operation, which lead to more nonlinearity. In this work to overcome the above problem a new approach for geometric-mean circuit as the basic unit of SRD filters is presented, in which MOS transistors operate in both saturation and triode region and the circuit can work in low supply voltage.

<sup>&</sup>lt;sup>1</sup> The corresponding author.

| International Journal of Electronics Communications and Electrical Engineering |                                              |
|--------------------------------------------------------------------------------|----------------------------------------------|
| ISSN : 2277-7040                                                               | Volume 3 Issue 12 (December 2013)            |
| http://www.ijecee.com/                                                         | https://sites.google.com/site/ijeceejournal/ |

This paper is organized as follows: In section 2, the basic principle of current-mode SRD filters operation is presented. In section 3 circuit design of proposed geometric mean is presented. In section 4 and 5 simulation results and conclusion is presented, respectively.

## 2 Principle operation of SRD filters

A current-mode first-order low pass filter with output current  $I_{out}$  and input current  $I_{in}$  in time domain will be expressed by [1].

(1) 
$$\tau \frac{dI_{out}}{dt} + I_{out} = AI_{in}$$

in which, A is the DC gain,  $\tau = \frac{1}{\omega_C}$  is the time constant of filter and  $\omega_C$  is cutoff

frequency of the filter.

Fig. 1 shows the basic principle of the SRD filter. Employing I-V relation of transistor MF gives:

(2) 
$$I_{out} = \frac{\beta}{2} (V_{cap} - V_{th})^2$$



Fig. 1: principle of the SRD filter

It can be shown [1], after a little manipulation by substituting (2) into (1), it gives:

(3) 
$$I_{cap} = I_{in} \sqrt{\frac{I_{tune2}}{I_{out}}} - I_{out} \sqrt{\frac{I_{tune1}}{I_{out}}}$$

in which, tuning current  $I_{tune1}$  and  $I_{tune2}$  are obtained by [1]:

(4) 
$$I_{tune1} = \frac{(C\omega_C)^2}{2\beta}$$
,  $I_{tune2} = \frac{(AC\omega_C)^2}{2\beta}$ 

Fig. 2 shows block diagram of the SRD first-order LPF based on (3).

International Journal of Electronics Communications and Electrical Engineering ISSN: 2277-7040 Volume 3 Issue 12 (December 2013) http://www.ijecee.com/ https://sites.google.com/site/ijeceejournal/



Fig.2: Block diagram of the SRD first-order LPF

#### 3 Circuit Design

Fig. 3 shows the proposed geometric-mean circuit that contains of two current mirrors by transistors M1, M2, M7 and M5, M6, M12, respectively, output current mirror (transistors M13-M16) and auxiliary transistors (M3, M4, M8-11). Input currents are  $I_x$ ,  $I_y$  and output current is  $I_{out}$  of the geometric-mean circuit. In a simple analysis, it is assumed that the bulk effect and channel-length modulation are not be considered and those effects will be apparent in the simulation results. In this circuit it is considered that transconductance factor of M1, M2, M5 and M6 are identical. In this case the current drain of MOS transistors that are operating in triode region is:

#### International Journal of Electronics Communications and Electrical Engineering

ISSN : 2277-7040 Volume 3 Issue 12 (December 2013)

http://www.ijecee.com/ https://sites.google.com/site/ijeceejournal/

$$I_{D} = \beta \left[ (V_{GS} - V_{DS}) V_{DS} - \frac{V_{DS}^{2}}{2} \right]$$
(5)

and for saturation region it will be:

$$I_D = \frac{\beta}{2} (V_{GS} - V_{th})^2 \implies V_{GS} = \sqrt{\frac{2I_D}{\beta} - V_{th}}$$
(6)

It can be shown when input current  $I_x$  is higher than other input current  $I_y$   $(I_x > I_y)$ , transistor M2 and M3 operates in triode region and transistor M4 and M5 operates in saturation region and vice versa.

Assuming that M8 and M11 are identical and having the aspect ratio of  $(N_1)^2$  times more than the aspect ratio of the M1, M2, M5 and M6, then transconductance factor of the M8 and M11 will be [13]:

(7) 
$$\beta_8 = \beta_{11} = (N_1)^2 \beta$$

With this assumption and by considering Fig. 4, and using (5) and (6), the drainsource voltage of transistor M2 can be written as follows:

$$V_{DS2} = V_{GS11} - V_{GS10} = \sqrt{\frac{2}{\beta}} \left( \sqrt{I_y} - \frac{\sqrt{I_{M2}}}{N_1} \right)$$
(8)

According to prior assumption ( $I_x > I_y$ ), M2 operate in triode region, so from (5), (6) and by applying (8), it can be shown that the drain current of M2, by assumption that  $N_1^2$  is much more than one, will be:

$$I_{M2} \cong (2\sqrt{I_x I_y} - I_y - \frac{2}{N_1}\sqrt{I_{M2}}(\sqrt{I_x} - \sqrt{I_y}))$$
(9)

that reported in [13]. In this work, aiming to better performance of the output current of the geometric mean circuit and thus elimination the second and third terms of right hand side of (9), it is assumed that transcodutance factors of M3 and M4 is:

$$(10)\,\beta_3 = \beta_4 = \frac{\beta}{2}$$

and

(11) 
$$\beta_9 = \beta_9 = \frac{N_2^2 \beta}{2}$$

which lead to better approximation rather than existed in proposal [13]. Similar to (8) and using (10) and (11), the drain-source voltage of transistor M3 will be:

(12) 
$$V_{DS3} = V_{GS6} - V_{GS10} = \sqrt{\frac{2}{\beta}} \left( \sqrt{I_y} - \frac{\sqrt{I_{M2}}}{N_1} \right)$$

International Journal of Electronics Communications and Electrical Engineering ISSN: 2277-7040 Volume 3 Issue 12 (December 2013) http://www.ijecee.com/ https://sites.google.com/site/ijeceejournal/



Fig.3 : proposed geometric mean circuit

And, by assumption that  $N_2^2$  is much more than one, the current drain of M3 approximately will be:

$$I_{M3} \cong \left(\sqrt{I_x I_y} - \frac{I_y}{2} - \frac{1}{N_2}\sqrt{I_{M3}}\left(\sqrt{I_y} - \sqrt{I_x}\right)\right)$$
(13)

In Fig. 3, the output current  $I_{o1}$  is summation of the drain current of transistors M9 and M10 (or equivalently summation of the drain current of transistors M3 and M4). So, by applying KCL in node A and using (9):

$$(14) = \sqrt{I_x I_y} - \frac{2}{2N_2} \sqrt{I_{M3}} \left( \sqrt{I_y} - \sqrt{I_x} \right) I_{o1} = I_{M3} + I_{M4} = I_{M3} + \frac{I_y}{2}$$

Also the output current  $I_{o2}$  is summation both drain current of M8 and M11. Similarly, by applying KCL in node B and using this assumption that  $\beta_5 = \beta_6$ , the output current  $I_{o2}$  will be expressed as:  $I_{o2} = I_{M2} + I_y$ , and using (9), the current  $I_{o2}$  will be:

(15) 
$$I_{o2} = 2\sqrt{I_x I_y} - \frac{2}{N_1}\sqrt{I_{M2}} \left(\sqrt{I_y} - \sqrt{I_x}\right)$$

Now by applying KCL in node X of Fig. 3, the output current will be obtained by:

International Journal of Electronics Communications and Electrical Engineering

ISSN : 2277-7040 Volume 3 Issue 12 (December 2013) http://www.ijecee.com/ https://sites.google.com/site/ijeceejournal/

 $I_{out} = I_{o1} - I_{o2} = \sqrt{I_x I_y} - \frac{2}{N_1} \sqrt{I_{M2}} \left( \sqrt{I_y} - \sqrt{I_x} \right) + \frac{2}{2N_2} \sqrt{I_{M3}} \left( \sqrt{I_y} - \sqrt{I_x} \right)$ (16)

and using (9), it results:  $I_{M5} = \frac{I_{M2}}{2}$ , so it can be seen if in (16) it is considered that

 $N_2 = \frac{N_1}{2\sqrt{2}}$ , then the output current  $I_{out}$  simplified to:

(17)  $I_{out} = \sqrt{I_x I_y}$ 

From (17), it can be seen that the proposed circuit acts as a geometric-mean. It is evident that squarer/divider is obtained by exchanging the output current  $I_{out}$  with one of input  $I_y$  of geometric mean circuit.

### 4 Simulation Results

By employing block diagram of Fig. 2 and using circuit diagram of Fig. 3 a current mode first order low pass filter is designed and simulated by HSPICE.  $V_{dd}=1V$  and an external capacitor C=50pF were employed. Transient analysis were carried out by using  $I_{tune1}=I_{tune2}=15$ uA as shown in Fig. 4. Fig. 4 shows time response of the filter for sinusoidal input current with 5uA amplitude, 5uA bias current and with 1 kHz frequency. The frequency response of the filter is tunable. Fig. 5 shows frequency response simulation, with varying tuning current in range of 6uA to 10uA (from left to right). Fig. 6 shows the nonlinear behavior of the output current by using total harmonic distortion with a 4096 point Fast Fourier (FFT). The worst-case THD of the output the current is less than -40db for the input amplitudes from 10uA to 45uA.





Fig. 4: Time Response of the filter a: input and output filter b:capacitor voltage

5uA bias current and with 1 kHz frequency. The frequency response of the filter is tunable. Fig. 5 shows frequency response simulation, with varying tuning current in range of 6uA to 10uA (from left to right). Fig. 6 shows the nonlinear behavior of the output current by using total harmonic distortion with a 4096 point Fast Fourier (FFT). The worst-case THD of the output the current is less than -40db for the input amplitudes from 10uA to 45uA.



Fig. 5: Frequency response of the filter



Fig. 6: Nonlinearity performance of the filter

# Conclusion

In this paper a new current-mode geometric-mean that uses MOS transistors that are operating in both saturation and triode region is presented. Simulation results of the filter show that the proposed technique is applicable to design of filters with low voltage requirement. The circuit is employed for designing of a first order SRD filter.

#### References

- Smith, T.F., Waterman, M.S.: Identification of Common Molecular Subsequences. J. Mol. Biol. 147, 195--197 (1981)
- May, P., Ehrlich, H.C., Steinke, T.: ZIB Structure Prediction Pipeline: Composing a Complex Biological Workflow through Web Services. In: Nagel, W.E., Walter, W.V., Lehner, W. (eds.) Euro-Par 2006. LNCS, vol. 4128, pp. 1148--1158. Springer, Heidelberg (2006)
- 3. Foster, I., Kesselman, C.: The Grid: Blueprint for a New Computing Infrastructure. Morgan Kaufmann, San Francisco (1999)
- 4. Czajkowski, K., Fitzgerald, S., Foster, I., Kesselman, C.: Grid Information Services for Distributed Resource Sharing. In: 10th IEEE International Symposium

International Journal of Electronics Communications and Electrical Engineering

ISSN : 2277-7040 Volume 3 Issue 12 (December 2013) http://www.ijecee.com/ https://sites.google.com/site/ijeceejournal/

on High Performance Distributed Computing, pp. 181--184. IEEE Press, New York (2001)

#### References

- 1. C. A. D. L. Cruz-Blas, A. J. Lopez-Martin, and A. Carlosena, "1.5v tunable square-root domain filter," Electron. Lett., vol. 40, no. 4, pp. 133-147, Feb. 2004.
- D. R. Frey, "Log-domain filtering: An approach to current-mode filtering," IEE Proc. G, Electron. Circuits Syst., vol. 140, no. 6, pp. 406-416, Dec. 1993.
- 3. E. M. Drakakis, A. J. Payne, and C. Toumazou, "log-domain state-space: A systematic transistor level approach for log-domain filtering," IEEE. Trans. Circuits Syst. II, vol. 46, pp. 290-305, Mar. 1999.
- 4. D. Python and C. Enz, "A micropower class-AB CMOS Log- domain filter for DECT applications," IEEE J. solid-State Circuits, vol. 36, no. 7, pp. 1067-1075, Jul. 2001.
- M. H. Eskiyerli, A. J. Payne and C. Toumazou, "State space synthesis of integrators based on the MOSFET square law," Electron. Lett., vol. 32, no. 6, pp. 505-506, Feb. 1996.
- 6. A. J. Lopez-Martin and A. Carlosena, "A 1.5v CMOS companding filter," Electron. Lett., vol. 38, no. 22, pp. 1299-1300, 2002.
- 7. J. Mulder, A. V. D. Woerd, W. Serdijn and A. V. Roermund, "Current-mode companding √x-domain integrator," Electron. Lett. , vol. 32, no. 3, pp. 198-199, Feb. 1996.
- R. G. Carvajal, J. Ramirez-Angulo, A. J. Lopez-Martin, A. Torralba, J. A. G. Galan, A. Carlosena and F. M. Chavero, "The flipped voltage follower: A useful cell for low-voltage low power circuit design," IEEE Trans .Circuits Syst. I: Regular Paper, vol. 52, no. 7, pp. 1276-1291, July 2005.
- 9. E. Seevinck and R. J. Wiegerink, "Generalized translinear circuit principle," IEEE J. Solid -State Circuits, vol. 26, no. 8, pp. 1098-1102, Aug. 1991.
- L. P. L. V. Dijk, A. V. D. Woerd, J. Mulder, and A. V. Roermund, "An ultra-low-power low-voltage electronic audio delay line for use in hearing aids," IEEE J. Solid-State Circuits, vol. 33, pp. 291–294, Feb. 1998.
- E. Farshidi and S.M. Sayedi, "A square-root domain filter based on a geometricmean circuit," in Proc. 15h Iranian Conference on Electrical Engineering, Tehran, May 15-17, 2007.
- E. Farshidi and S. M. Sayedi, "A Class-AB Square-Root Domain Biquad Filter Based on Floating Gate MOS Transistors," ASICON'07, Proceedings of the 7<sup>th</sup> IEEE International Conference on ASIC, Guilin, China, pp. 383-386, Oct. 2007.
- C. A. D. L. Cruz-Blas, A. J. Lopez-Martin and R. J. Angulo, "Compact lowvoltage CMOS current-Mode multiplier/divider," in Proc. IEEE Int. Symp. Circuits Syst. ISCAS2010, vol. 40, no. 4, pp. 1583-1586, Feb. 2010.

# International Journal of Electronics Communications and Electrical EngineeringISSN : 2277-7040Volume 3 Issue 12 (December 2013)http://www.ijecee.com/https://sites.google.com/site/ijeceejournal/

- C. Azcona, "Design of CMOS voltage-to-frequency converters for low-power sensor interfacing," Ph. D. dissertation, University of Zaragoza, Zaragoza, Spain, May 2012.
- 15. B. Grave, A. Frappé, and A.Kaiser, "A reconfigurable 60GHz subsampling receiver architecture with embedded channel filtering," in Proc. IEEE Int. Symp. Circuits and Systems, 2012, pp. 1295–1298.
- H.-W. Lee et al., "A 1.0-ns/1.0-V delay-locked loop with racing mode and countered CAS latency controller for DRAM interfaces," IEEE J. Solid-State Circuits, vol. 47, no. 6, pp. 1436–1447, Jun. 2012.
- 17. D. Zhao, W. A. Serdijn, and G. Dolmans, "Subsampling based software defined radio with jitter compensation," in Proc. IEEE Int. Symp. Circuits and Systems, 2012, pp. 826–829.
- C. Thakkar, L. Kong, K. Jung, A. Frappe, and E. Alon, "A 10 Gb/s 45 mWadaptive 60 GHz baseband in 65 nm CMOS," IEEE J. Solid-State Circuits, vol. 47, no. 4, pp. 952–968, Apr. 2012.
- 19. A. Hasani "Tegrated M-phase high-Q bandpass filters," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 59, no. 1, pp. 52–65, Jan. 2012.
- M. C. M. Soer et al., "Unified frequency-domain analysis of switchedseries- RC passive mixers and samplers," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 57, no. 12, pp. 2618–2631, Dec. 2010.
- 21. A. Bevilacqua et al., "A0.13 umCMOS LNAwith integrated balun and notch filter for 3-to-5 GHz UWB receivers," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 11–15, 2007, pp. 420–612.
- L. Jui-Yi and C. Hwann-Kaeo, "Power-constrained third-order active notch filter applied in IR-LNA for UWB standards," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 58, no. 1, pp. 11–15, Jan. 2011.
- S. D'Amico, H. D. Matteis, and A. Baschirotto, "A 6th-order 100 A 280 MHz source-follower-based single-loop continuous-time filter," in IEEE ISSCC Dig. Tech. Papers, Feb. 2008, pp. 72–73.
- 24. V. Saari, M. Kaltiokallio, S. Lindfors, J. Ryynanen, and K. A. I. Halonen, "A 240-MHz low-pass filter with variable gain in 65-nm CMOS for a UWB radio receiver," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 56, no. 7, pp. 1488–1499, Jul. 2009.
- 25. M. K. Raja, M. A. Arasu, Z. Bin, H. K. F. Ong, and X. J. Yuan, "A 250-MHz gm-C filter with discrete tuning scheme in 0.18-um CMOS for UWB receiver," in IEEE A-SSCC Dig. Tech. Papers, Nov. 2009, pp. 45–48.
- W. N. Li, Y. M. Huang, and Z. L. Hong, "A 70–280 MHz frequency and Q tunable 53 dB SFDR Gm-C filter for ultra-wideband," in IEEE A-SSCC Dig. Tech. Papers, Nov. 2010, pp. 1–4.
- C.Wang,C. Y. Shi, L. Ye, Z.Y.Hou,H. L. Liao, and R.Huang, "A31 mA CMOS wideband BD-II B2&B3 mode receiver with 55 dB gain dynamic range," in IEEE A-SSCC Dig. Tech. Papers, Nov. 2010, pp.1–4.
- 28. J. H. Liu, C. Li, L. Chen, Y. H. Xiao, J. Y. Wang, H. L. Liao, and R. Huang, "An ultra-low power 400 MHz OOK transceiver for medical implanted applications," in IEEE Proc. Eur. Solid-State Circuits Conf., Sep. 2011, pp. 175–178.

International Journal of Electronics Communications and Electrical EngineeringISSN : 2277-7040Volume 3 Issue 12 (December 2013)http://www.ijecee.com/https://sites.google.com/site/ijeceejournal/

- 29. E. Soliman and S. Mahmoud, "New CMOS fully differential current conveyor and its application in realizing sixth order complex filter," in Proc. ISCAS, 2009, pp. 57–60.
- 30. H. Alzaher and N. Tasadduq, "A CMOS low power current-mode polyphase filter," in Proc. IEEE Int. Symp. Low Power Electronics Design (ISLPED 2009), 2009, pp. 75–79.